| /**************************************************************************** |
| **************************************************************************** |
| *** |
| *** This header was automatically generated from a Linux kernel header |
| *** of the same name, to make information necessary for userspace to |
| *** call into the kernel available to libc. It contains only constants, |
| *** structures, and macros generated from the original header, and thus, |
| *** contains no copyrightable information. |
| *** |
| *** To edit the content of this header, modify the corresponding |
| *** source file (e.g. under external/kernel-headers/original/) then |
| *** run bionic/libc/kernel/tools/update_all.py |
| *** |
| *** Any manual change here will be lost the next time this script will |
| *** be run. You've been warned! |
| *** |
| **************************************************************************** |
| ****************************************************************************/ |
| #ifndef __ASM_MIPS_BOARDS_GENERIC_H |
| #define __ASM_MIPS_BOARDS_GENERIC_H |
| #include <asm/addrspace.h> |
| #include <asm/byteorder.h> |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #include <asm/mips-boards/bonito64.h> |
| #define ASCII_DISPLAY_WORD_BASE 0x1f000410 |
| #define ASCII_DISPLAY_POS_BASE 0x1f000418 |
| #define YAMON_PROM_PRINT_ADDR 0x1fc00504 |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define SOFTRES_REG 0x1f000500 |
| #define GORESET 0x42 |
| #define MIPS_REVISION_REG 0x1fc00010 |
| #define MIPS_REVISION_CORID_QED_RM5261 0 |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define MIPS_REVISION_CORID_CORE_LV 1 |
| #define MIPS_REVISION_CORID_BONITO64 2 |
| #define MIPS_REVISION_CORID_CORE_20K 3 |
| #define MIPS_REVISION_CORID_CORE_FPGA 4 |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define MIPS_REVISION_CORID_CORE_MSC 5 |
| #define MIPS_REVISION_CORID_CORE_EMUL 6 |
| #define MIPS_REVISION_CORID_CORE_FPGA2 7 |
| #define MIPS_REVISION_CORID_CORE_FPGAR2 8 |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define MIPS_REVISION_CORID_CORE_FPGA3 9 |
| #define MIPS_REVISION_CORID_CORE_24K 10 |
| #define MIPS_REVISION_CORID_CORE_FPGA4 11 |
| #define MIPS_REVISION_CORID_CORE_FPGA5 12 |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define MIPS_REVISION_CORID_CORE_EMUL_BON -1 |
| #define MIPS_REVISION_CORID_CORE_EMUL_MSC -2 |
| #define MIPS_REVISION_CORID (((*(volatile u32 *)ioremap(MIPS_REVISION_REG, 4)) >> 10) & 0x3f) |
| #define MIPS_REVISION_SCON_OTHER 0 |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define MIPS_REVISION_SCON_SOCITSC 1 |
| #define MIPS_REVISION_SCON_SOCITSCP 2 |
| #define MIPS_REVISION_SCON_UNKNOWN -1 |
| #define MIPS_REVISION_SCON_GT64120 -2 |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define MIPS_REVISION_SCON_BONITO -3 |
| #define MIPS_REVISION_SCON_BRTL -4 |
| #define MIPS_REVISION_SCON_SOCIT -5 |
| #define MIPS_REVISION_SCON_ROCIT -6 |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define MIPS_REVISION_SCONID (((*(volatile u32 *)ioremap(MIPS_REVISION_REG, 4)) >> 24) & 0xff) |
| #define mips_pcibios_init() do { } while (0) |
| #endif |