| /**************************************************************************** |
| **************************************************************************** |
| *** |
| *** This header was automatically generated from a Linux kernel header |
| *** of the same name, to make information necessary for userspace to |
| *** call into the kernel available to libc. It contains only constants, |
| *** structures, and macros generated from the original header, and thus, |
| *** contains no copyrightable information. |
| *** |
| *** To edit the content of this header, modify the corresponding |
| *** source file (e.g. under external/kernel-headers/original/) then |
| *** run bionic/libc/kernel/tools/update_all.py |
| *** |
| *** Any manual change here will be lost the next time this script will |
| *** be run. You've been warned! |
| *** |
| **************************************************************************** |
| ****************************************************************************/ |
| #ifndef _ASM_IRQ_GT641XX_H |
| #define _ASM_IRQ_GT641XX_H |
| #ifndef GT641XX_IRQ_BASE |
| #define GT641XX_IRQ_BASE 8 |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #endif |
| #define GT641XX_MEMORY_OUT_OF_RANGE_IRQ (GT641XX_IRQ_BASE + 1) |
| #define GT641XX_DMA_OUT_OF_RANGE_IRQ (GT641XX_IRQ_BASE + 2) |
| #define GT641XX_CPU_ACCESS_OUT_OF_RANGE_IRQ (GT641XX_IRQ_BASE + 3) |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define GT641XX_DMA0_IRQ (GT641XX_IRQ_BASE + 4) |
| #define GT641XX_DMA1_IRQ (GT641XX_IRQ_BASE + 5) |
| #define GT641XX_DMA2_IRQ (GT641XX_IRQ_BASE + 6) |
| #define GT641XX_DMA3_IRQ (GT641XX_IRQ_BASE + 7) |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define GT641XX_TIMER0_IRQ (GT641XX_IRQ_BASE + 8) |
| #define GT641XX_TIMER1_IRQ (GT641XX_IRQ_BASE + 9) |
| #define GT641XX_TIMER2_IRQ (GT641XX_IRQ_BASE + 10) |
| #define GT641XX_TIMER3_IRQ (GT641XX_IRQ_BASE + 11) |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define GT641XX_PCI_0_MASTER_READ_ERROR_IRQ (GT641XX_IRQ_BASE + 12) |
| #define GT641XX_PCI_0_SLAVE_WRITE_ERROR_IRQ (GT641XX_IRQ_BASE + 13) |
| #define GT641XX_PCI_0_MASTER_WRITE_ERROR_IRQ (GT641XX_IRQ_BASE + 14) |
| #define GT641XX_PCI_0_SLAVE_READ_ERROR_IRQ (GT641XX_IRQ_BASE + 15) |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define GT641XX_PCI_0_ADDRESS_ERROR_IRQ (GT641XX_IRQ_BASE + 16) |
| #define GT641XX_MEMORY_ERROR_IRQ (GT641XX_IRQ_BASE + 17) |
| #define GT641XX_PCI_0_MASTER_ABORT_IRQ (GT641XX_IRQ_BASE + 18) |
| #define GT641XX_PCI_0_TARGET_ABORT_IRQ (GT641XX_IRQ_BASE + 19) |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define GT641XX_PCI_0_RETRY_TIMEOUT_IRQ (GT641XX_IRQ_BASE + 20) |
| #define GT641XX_CPU_INT0_IRQ (GT641XX_IRQ_BASE + 21) |
| #define GT641XX_CPU_INT1_IRQ (GT641XX_IRQ_BASE + 22) |
| #define GT641XX_CPU_INT2_IRQ (GT641XX_IRQ_BASE + 23) |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define GT641XX_CPU_INT3_IRQ (GT641XX_IRQ_BASE + 24) |
| #define GT641XX_CPU_INT4_IRQ (GT641XX_IRQ_BASE + 25) |
| #define GT641XX_PCI_INT0_IRQ (GT641XX_IRQ_BASE + 26) |
| #define GT641XX_PCI_INT1_IRQ (GT641XX_IRQ_BASE + 27) |
| /* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */ |
| #define GT641XX_PCI_INT2_IRQ (GT641XX_IRQ_BASE + 28) |
| #define GT641XX_PCI_INT3_IRQ (GT641XX_IRQ_BASE + 29) |
| #endif |